Zachary Fraser

## Assignment 2 - XM23P Instruction Pipeline

This assignment aims to implement the instruction pipeline for an XM23P emulator.

## Design

The design contains logic flowcharts detailing the CPU Loop, and the Fetch, Decode, and Execute Stages. A Data dictionary describing the instructions and register file is also included.









## **Data Dictionary**

INSTRUCTION = CODE + 1{PARAMETER}4

CODE = [0-20] \*Contiguous encoding of instructions\*

PARAMETER = [RC|WB|SOURCE|DESTINATION|BYTE]

RC = BIT WB = BIT SOURCE =  $3\{BIT\}3$ DESTINATION =  $3\{BIT\}3$ 

IMEM =  $32*2^10\{WORD\}32*2^10$ 

 $\begin{array}{ccc} \mathsf{IMBR} & = & \mathsf{WORD} \\ \mathsf{IR} & = & \mathsf{WORD} \end{array}$ 

ADDRESS = WORD READ =  $0 \times 0000$ WRITE =  $0 \times 0001$ WORD =  $2\{BYTE\}2$ BYTE =  $8\{BIT\}8$ BIT = [0|1]